## Instructions fall into following categories:

- Load/store
- Arithmetic/logical/shift
- Control transfer
- Read/write control register
- Floating-point/Coprocessor operate

### **Load Integer Instructions**

| opcode | ор3    | operation              |
|--------|--------|------------------------|
| LDSB   | 001001 | Load Signed Byte       |
| LDSH   | 001010 | Load Signed Halfword   |
| LDUB   | 000001 | Load Unsigned Byte     |
| LDUH   | 000010 | Load Unsigned Halfword |
| LD     | 000000 | Load Word              |
| LDD    | 000011 | Load Doubleword        |

### Store Integer Instructions

JOHNS HOPKINS

**UNIVERSITY** 

| opcode    | ор3              | operation                   |
|-----------|------------------|-----------------------------|
| STB       | 000101           | Store Byte                  |
| STH       | 000110           | Store Halfword              |
| ST<br>STD | 000100<br>000111 | Store Word Store Doubleword |
| OID       | 000111           | Store Doubleword            |

#### SETHI Instruction

| opcode | op | op2 | operation              |
|--------|----|-----|------------------------|
| SETHI  | 00 | 100 | Set High-Order 22 bits |

sethi 0x4A3, %g2 sethi %hi(Z), %o3

SETHI zeroes the least significant 10 bits of "r[rd]", and replaces its highorder 22 bits with the value from its imm22 field.

A SETHI instruction with rd = 0 and imm22 = 0 is defined to be a NOP

#### Shift Instructions

| opcode     | ор3              | operation                                 |
|------------|------------------|-------------------------------------------|
| SLL<br>SRL | 100101<br>100110 | Shift Left Logical<br>Shift Right Logical |
| SRA        | 100111           | Shift Right Arithmetic                    |

sll %g2, 4, %g2 sra %o4,%g4,%g2

### **Logical Instructions**

| opcode | ор3    | operation                       |
|--------|--------|---------------------------------|
| AND    | 000001 | And                             |
| ANDcc  | 010001 | And and modify icc              |
| ANDN   | 000101 | And Not                         |
| ANDNcc | 010101 | And Not and modify icc          |
| OR     | 000010 | Inclusive Or                    |
| ORcc   | 010010 | Inclusive Or and modify icc     |
| ORN    | 000110 | Inclusive Or Not                |
| ORNcc  | 010110 | Inclusive Or Not and modify icc |
| XOR    | 000011 | Exclusive Or                    |
| XORcc  | 010011 | Exclusive Or and modify icc     |
| XNOR   | 000111 | Exclusive Nor                   |
| XNORcc | 010111 | Exclusive Nor and modify icc    |

and %g2, 4, %g2 xorcc %o4,%g4,%g2

13-bit immediate operands are sign extended to 32 bits

### Add and subtract instructions

JOHNS HOPKINS

**UNIVERSITY** 

| opcode                         | ор3                                  | operation                                                       |
|--------------------------------|--------------------------------------|-----------------------------------------------------------------|
| ADD<br>ADDcc<br>ADDX<br>ADDXcc | 000000<br>010000<br>001000<br>011000 | Add and modify icc Add with Carry Add with Carry and modify icc |

addcc %g2, 4, %g2 addxcc %o4,%g4,%g2

| opcode                         | ор3                                  | operation                                                                               |
|--------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------|
| SUB<br>SUBcc<br>SUBX<br>SUBXcc | 000100<br>010100<br>001100<br>011100 | Subtract Subtract and modify icc Subtract with Carry Subtract with Carry and modify icc |

sub %g2, 4, %g2 subx %o4,%g4,%g2

#### Multiply Instructions

| opcode                           | ор3                                  | operation                                                                                                                         |
|----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| UMUL<br>SMUL<br>UMULcc<br>SMULcc | 001010<br>001011<br>011010<br>011011 | Unsigned Integer Multiply Signed Integer Multiply Unsigned Integer Multiply and modify icc Signed Integer Multiply and modify icc |

smul %g2, 4, %g2 umul %o4,%g4,%g2

Result=Reg \* sign-extended 13-bit immediate
Or = reg1 \* reg2
Low part of product goes to rd
High part of product goes to Y register

#### Divide Instructions

| opcode                           | ор3                                  | operation                                                                                                                 |
|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| UDIV<br>SDIV<br>UDIVcc<br>SDIVcc | 001110<br>001111<br>011110<br>011111 | Unsigned Integer Divide Signed Integer Divide Unsigned Integer Divide and modify icc Signed Integer Divide and modify icc |

udiv %g2, 4, %g2 sdiv %o4,%g4,%g2

Y:reg1 ÷ sign-extended 13-bit immediate
Or Y:reg1 ÷ reg2
32-bit quotient goes into rd
Remainder is discarded

wry instruction writes Y register rdy instruction reads Y register

## FPU instructions employ separate float registers

Floating point arithmetic (fadds, fsubs, fmuls, fmuld, fdivs,

fdivd, fsqt)

Conversion between float and integer (fitos, fitod, fstoi, fdtoi)

Floating point comparison (fcmps, fcmpd)

Load & store floating point operands in memory (ldf, lddf, stf, stdf)

Copy between float registers (fmovs, fnegs, fabss)